PAPERS
Abstract: We present a staggered buffer connection method that provides flexibility for buffer insertion while designing global signal networks using the tile-based FPGA design methodology.An exhaustive algorithm is used to analyze the trade-off between area and speed of the global signal networks for this staggered buffer insertion scheme,and the criterion for determining the design parameters is presented.The comparative analytic result shows that the methods in this paper are proven to be more efficient for FPGAs with a large array size.
Key words: circuit design, FPGA, global signal network, optimization, buffer insertion
Article views: 3349 Times PDF downloads: 971 Times Cited by: 0 Times
Received: 18 August 2015 Revised: 18 May 2008 Online: Published: 01 September 2008
| Citation: |
Ni Minghao, Chan S L, Liu Zhongli. Optimization of Global Signal Networks for Island-Style FPGAs[J]. Journal of Semiconductors, 2008, 29(9): 1764-1769.
****
Ni M H, Chan S L, Liu Z L. Optimization of Global Signal Networks for Island-Style FPGAs[J]. J. Semicond., 2008, 29(9): 1764.
|
Journal of Semiconductors © 2017 All Rights Reserved 京ICP備05085259號(hào)-2