PAPERS
Abstract: A 0.5mV high sensitivity, 200Mbps CMOS limiting amplifier (LA) with 72dB ultra wide dynamic range is described.A novel active DC offset cancellation loop is elaborately analyzed and designed to achieve this performance.Using a signal path, a received signal strength indicator (RSSI), based on the piecewise-linear approximation, is realized with a ±2dB logarithmic accuracy in a 60dB indicating range.The architecture of the LA and RSSI employed is determined by the optimal sensitivity and RSSI accuracy for a specified speed, gain, and power consumption.It consumes 60mW from a single 5V supply.The active area is 1.05mm2 using standard 5V 0.6μm CMOS technology.
Key words: LA, RSSI, optical receivers, piecewise-linear approximation
Article views: 4172 Times PDF downloads: 1165 Times Cited by: 0 Times
Received: 18 August 2015 Revised: 24 September 2007 Online: Published: 01 February 2008
| Citation: |
Wang Rong, Wang Zhigong, Xu Jian, Guan Zhiqiang. A 0.5mV High Sensitivity 200Mbps CMOS Limiting Amplifier with RSSI for Optical Receivers[J]. Journal of Semiconductors, 2008, 29(2): 262-268.
****
Wang R, Wang Z G, Xu J, Guan Z Q. A 0.5mV High Sensitivity 200Mbps CMOS Limiting Amplifier with RSSI for Optical Receivers[J]. J. Semicond., 2008, 29(2): 262.
|
Journal of Semiconductors © 2017 All Rights Reserved 京ICP備05085259號(hào)-2