PAPERS
Abstract: A 10bit 40MS/s pipelined ADC for DTMB receivers is proposed, which saves power by scaling the capacitor size and the OPA current.The measured results indicate that the ADC exhibits an effective number of bits (ENOB) of 9.14 for 4.9MHz input frequency at 40MS/s, and a spurious free dynamic range (SFDR) of 72.3dB.The measured differential and integral nonlinearities of the prototype at the full sampling rate are less than 0.38 least significant bits (LSB) and 0.51 LSB, respectively.The ADC was fabricated in a 0.18μm 1P6M CMOS process, consumes 78mW of power, and occupies 1mm2.
Key words: analog-to-digital converter, pipeline analog-to-digital converter, spurious free dynamic range
Article views: 3045 Times PDF downloads: 2985 Times Cited by: 0 Times
Received: 18 August 2015 Revised: 30 August 2007 Online: Published: 01 February 2008
| Citation: |
Yin Xiumei, Wei Qi, Yang Bin, Yang Huazhong. A 10b 40MS/s, 72dB SFDR Pipelined ADC for DTMB Receivers[J]. Journal of Semiconductors, 2008, 29(2): 366-370.
****
Yin X M, Wei Q, Yang B, Yang H Z. A 10b 40MS/s, 72dB SFDR Pipelined ADC for DTMB Receivers[J]. J. Semicond., 2008, 29(2): 366.
|
Journal of Semiconductors © 2017 All Rights Reserved 京ICP備05085259號-2