PAPERS
Xiao Lei, Liu Wei and Yang Lianxing
Abstract: A new configuration for delay cells used in voltage controlled oscillators is presented.A jitter comparison between the source-coupled differential delay cell and the proposed CMOS inverter based delay cell is given.A new method to optimize loop parameters based on low-jitter in PLL is also introduced.A low-jitter 1.25GHz Serdes is implemented in a 0.35μm standard 2P3M CMOS process.The result shows that the RJ (random jitter) RMS of 1.25GHz data rate series output is 2.3ps (0.0015UI) and RJ (1 sigma) is 0.0035UI.A phase noise measurement shows -120dBc/Hz@100kHz at 1111100000 clock-pattern data out.
Key words: Serdes, voltage controlled ring oscillator, low jitter, 串并-并串轉(zhuǎn)換
Article views: 3942 Times PDF downloads: 1049 Times Cited by: 0 Times
Received: 18 August 2015 Revised: 09 July 2007 Online: Published: 01 March 2008
| Citation: |
Xiao Lei, Liu Wei, Yang Lianxing. A Low Jitter Design of Ring Oscillators in 1.25GHz Serdes[J]. Journal of Semiconductors, 2008, 29(3): 490-496.
****
Xiao L, Liu W, Yang L X. A Low Jitter Design of Ring Oscillators in 1.25GHz Serdes[J]. J. Semicond., 2008, 29(3): 490.
|
Journal of Semiconductors © 2017 All Rights Reserved 京ICP備05085259號(hào)-2